

# 1.5A DUAL HIGH-SPEED, POWER MOSFET DRIVERS

#### **FEATURES**

| High Peak Output Current 1.5A            |
|------------------------------------------|
| Wide Operating Range4.5V to 18V          |
| High Capacitive Load                     |
| Drive Capability 1000 pF in 25 nsec      |
| Short Delay Time<40nsec Typ              |
| Consistent Delay Times With Changes in   |
| Supply Voltage                           |
| Low Supply Current                       |
| — With Logic "1" Input 4mA               |
| — With Logic "0" Input 400μA             |
| Low Output Impedance7 $\Omega$           |
| Latch-Up Protected: Will Withstand >0.5A |
| Reverse Current Down to – 5V             |
| Input Will Withstand Negative Inputs     |
| ESD Protected4kV                         |
| Pinout Same as TC426/TC427/TC428         |

#### ORDERING INFORMATION

|           |                   | Tomporoturo          |
|-----------|-------------------|----------------------|
| Part No.  | Package           | Temperature<br>Range |
| TC4426COA | 8-Pin SOIC        | 0°C to +70°C         |
| TC4426CPA | 8-Pin Plastic DIP | 0°C to +70°C         |
| TC4426EOA | 8-Pin SOIC        | – 40°C to +85°C      |
| TC4426EPA | 8-Pin Plastic DIP | – 40°C to +85°C      |
| TC4426MJA | 8-Pin CerDIP      | – 55°C to +125°C     |
| TC4427COA | 8-Pin SOIC        | 0°C to +70°C         |
| TC4427CPA | 8-Pin Plastic DIP | 0°C to +70°C         |
| TC4427EOA | 8-Pin SOIC        | – 40°C to +85°C      |
| TC4427EPA | 8-Pin Plastic DIP | – 40°C to +85°C      |
| TC4427MJA | 8-Pin CerDIP      | – 55°C to +125°C     |
| TC4428COA | 8-Pin SOIC        | 0°C to +70°C         |
| TC4428CPA | 8-Pin Plastic DIP | 0°C to +70°C         |
| TC4428EOA | 8-Pin SOIC        | – 40°C to +85°C      |
| TC4428EPA | 8-Pin Plastic DIP | – 40°C to +85°C      |
| TC4428MJA | 8-Pin CerDIP      | – 55°C to +125°C     |
|           |                   |                      |

#### **GENERAL DESCRIPTION**

The TC4426/4427/4428 are improved versions of the earlier TC426/427/428 family of buffer/drivers (with which they are pin compatible). They will not latch up under any conditions within their power and voltage ratings. They are not subject to damage when up to 5V of noise spiking (of either polarity) occurs on the ground pin. They can accept, without damage or logic upset, up to 500mA of reverse current (of either polarity) being forced back into their outputs. All terminals are fully protected against up to 4kV of electrostatic discharge.

As MOSFET drivers, the TC4426/4427/4428 can easily switch 1000 pF gate capacitances in under 30nsec, and provide low enough impedances in both the ON and OFF states to ensure the MOSFET's intended state will not be affected, even by large transients.

Other compatible drivers are the TC4426A/27A/28A. These drivers have matched input to output leading edge and falling edge delays, tD1 and tD2, for processing short duration pulses in the 25 nanoseconds range. They are pin compatible with the TC4426/27/28.

### **FUNCTIONAL BLOCK DIAGRAM**



## **ABSOLUTE MAXIMUM RATINGS\***

| Supply Voltage +22V                                              |
|------------------------------------------------------------------|
| Input Voltage, IN A or IN B. $(V_{DD} + 0.3V)$ to $(GND - 5.0V)$ |
| Maximum Chip Temperature+150°C                                   |
| Storage Temperature Range – 65°C to +150°C                       |
| Lead Temperature (Soldering, 10 sec)+300°C                       |
| Package Thermal Resistance                                       |
| CerDIP R <sub>θJ-A</sub> 150°C/W                                 |
| CerDIP R <sub>0J-C</sub> 50°C/W                                  |
| PDIP R <sub>θJ-A</sub> 125°C/W                                   |
| PDIP R <sub>θJ-C</sub> 42°C/W                                    |
| SOIC R <sub>θJ-A</sub> 155°C/W                                   |
| SOIC R <sub>θJ-C</sub> 45°C/W                                    |

| Operating Temperature Range                    |                 |
|------------------------------------------------|-----------------|
| C Version                                      | 0°C to +70°C    |
| E Version                                      | – 40°C to +85°C |
| M Version                                      | 55°C to +125°C  |
| Package Power Dissipation (T <sub>A</sub> ≤ 70 | O°C)            |
| Plastic                                        | 730mW           |
| CerDIP                                         | 800mW           |
| SOIC                                           | 470mW           |

\*Static-sensitive device. Unused devices must be stored in conductive material. Protect devices from static discharge and static fields. Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operation sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **PIN CONFIGURATIONS**



# **ELECTRICAL CHARACTERISTICS:** $T_A = +25^{\circ}C$ with $4.5V \le V_{DD} \le 18V$ , unless otherwise specified.

| Symbol                 | Parameter                  | Test Conditions                               | Min                     | Тур | Max   | Unit |
|------------------------|----------------------------|-----------------------------------------------|-------------------------|-----|-------|------|
| Input                  |                            |                                               | -                       |     | 1     |      |
| $\overline{V_{IH}}$    | Logic 1 High Input Voltage |                                               | 2.4                     | _   | _     | V    |
| V <sub>IL</sub>        | Logic 0 Low Input Voltage  |                                               | _                       | _   | 0.8   | V    |
| I <sub>IN</sub>        | Input Current              | $0V \le V_{IN} \le V_{DD}$                    | <b>– 1</b>              | _   | 1     | μΑ   |
| Output                 |                            |                                               |                         |     |       |      |
| $\overline{V_{OH}}$    | High Output Voltage        |                                               | V <sub>DD</sub> - 0.025 | _   | _     | V    |
| $\overline{V_{OL}}$    | Low Output Voltage         |                                               | _                       | _   | 0.025 | V    |
| Ro                     | Output Resistance          | V <sub>DD</sub> = 18V, I <sub>O</sub> = 10 mA | _                       | 7   | 10    | Ω    |
| I <sub>PK</sub>        | Peak Output Current        | Duty Cycle ≤ 2%, t ≤ 30 μsec                  | _                       | 1.5 | _     | Α    |
| I <sub>REV</sub>       | Latch-Up Protection        | Duty Cycle ≤ 2%                               | > 0.5                   | _   | _     | Α    |
|                        | Withstand Reverse Current  | t≤30 μsec                                     |                         |     |       |      |
| Switching <sup>-</sup> | Time (Note 1)              |                                               |                         |     |       |      |
| t <sub>R</sub>         | Rise Time                  | Figure 1                                      | _                       | 19  | 30    | nsec |
| t <sub>F</sub>         | Fall Time                  | Figure 1                                      | _                       | 19  | 30    | nsec |
| t <sub>D1</sub>        | Delay Time                 | Figure 1                                      | _                       | 20  | 30    | nsec |
| t <sub>D2</sub>        | Delay Time                 | Figure 1                                      | _                       | 40  | 50    | nsec |
| Power Sup              | ply                        |                                               |                         |     |       |      |
| Is                     | Power Supply Current       | V <sub>IN</sub> = 3V (Both Inputs)            | _                       | _   | 4.5   | mA   |
|                        |                            | $V_{IN} = 0V$ (Both Inputs)                   | _                       | _   | 0.4   | mA   |

**NOTE:** 1. Switching times are guaranteed by design.

### ELECTRICAL CHARACTERISTICS (CONT.): Specifications measured over operating temperature range with $4.5V \le V_{DD} \le 18V$ , unless otherwise specified.

|                  |                            | range with 4.37 \(\text{2}\) VDD \(\text{2}\) for, difference specified. |                         |     |       |      |  |
|------------------|----------------------------|--------------------------------------------------------------------------|-------------------------|-----|-------|------|--|
| Symbol           | Parameter                  | Test Conditions                                                          | Min                     | Тур | Max   | Unit |  |
| Input            |                            |                                                                          |                         |     |       |      |  |
| V <sub>IH</sub>  | Logic 1 High Input Voltage |                                                                          | 2.4                     | _   | _     | V    |  |
| V <sub>IL</sub>  | Logic 0 Low Input Voltage  |                                                                          | _                       | _   | 0.8   | V    |  |
| I <sub>IN</sub>  | Input Current              | $0V \le V_{IN} \le V_{DD}$                                               | - 10                    | _   | 10    | μΑ   |  |
| Output           |                            |                                                                          |                         |     |       |      |  |
| V <sub>OH</sub>  | High Output Voltage        |                                                                          | V <sub>DD</sub> - 0.025 | _   | _     | V    |  |
| $V_{OL}$         | Low Output Voltage         |                                                                          | _                       | _   | 0.025 | V    |  |
| R <sub>O</sub>   | Output Resistance          | $V_{DD} = 18V, I_{O} = 10 \text{ mA}$                                    | _                       | 9   | 12    | Ω    |  |
| I <sub>PK</sub>  | Peak Output Current        | Duty Cycle ≤ 2%, t ≤ 300μsec                                             | _                       | 1.5 | _     | Α    |  |
| I <sub>REV</sub> | Latch-Up Protection        | Duty Cycle≤ 2%                                                           | > 0.5                   | _   | _     | Α    |  |
|                  | Withstand Reverse Current  | t ≤ 300μsec                                                              |                         |     |       |      |  |
| Switching 7      | Time (Note 1)              |                                                                          |                         |     |       |      |  |
| t <sub>R</sub>   | Rise Time                  | Figure 1                                                                 | _                       | _   | 40    | nsec |  |
| t <sub>F</sub>   | Fall Time                  | Figure 1                                                                 | _                       | _   | 40    | nsec |  |
| t <sub>D1</sub>  | Delay Time                 | Figure 1                                                                 | _                       | _   | 40    | nsec |  |
| t <sub>D2</sub>  | Delay Time                 | Figure 1                                                                 | _                       | _   | 60    | nsec |  |
| Power Sup        | ply                        |                                                                          |                         |     |       | •    |  |
| Is               | Power Supply Current       | V <sub>IN</sub> = 3V (Both Inputs)                                       | _                       | _   | 8     | mA   |  |
|                  |                            | $V_{IN} = 0V$ (Both Inputs)                                              | _                       | _   | 0.6   |      |  |

NOTE: 1. Switching times are guaranteed by design.







Figure 1. Switching Time Test Circuit

NOTE: The values on this graph represent the loss seen by both drivers in a package during one complete cycle. For a single driver, divide the stated values by 2. For a single transition of a single driver, divide the stated value by 4.

### TYPICAL CHARACTERISTICS







470 pF

100 pF

6

8

20

4

Fall Time vs. Supply Voltage







 $v_{DD}$ 

12

14

16

18

10



### Rise and Fall Times vs. Temperature



### **Propagation Delay vs. Supply Voltage**



# **TYPICAL CHARACTERISTICS** (Cont.)





T<sub>A</sub> (°C)

65 85

105 125

10

\_55 \_35 \_15

5 25 45

**Propagation Delay Time vs. Temperature** 









# SUPPLY CURRENT CHARACTERISTICS (Load on Single Output Only)











